Tallo logoTallo logo

Digital Layout Design Engineer

Job

OREGON EMPLOYMENT DEPARTMENT

Beaverton, OR (In Person)

Part-Time

Posted 3 weeks ago (Updated 2 weeks ago) • Actively hiring

Expires 5/28/2026

Apply for this opportunity

This job application is on an outside website. Be sure to review the job posting there to verify it's the same.

Review key factors to help you decide if the role fits your goals.
Pay Growth
?
out of 5
Not enough data
Not enough info to score pay or growth
Job Security
?
out of 5
Not enough data
Calculating job security score...
Total Score
75
out of 100
Average of individual scores

Were these scores useful?

Skill Insights

Compare your current skills to what this opportunity needs—we'll show you what you already have and what could strengthen your application.

Job Description

Job Listing ID:
4472137
Job Title:
Digital Layout Design Engineer Application Deadline:
Open Until Filled
Job Location:
Beaverton
Date Posted:
04/14/2026
Hours Worked Per Week:
Not Provided Shift:
Not Provided Duration of Job:
Either Full or Part Time, more than 6 months You may contact this employer directly. (Obtain the contact information to print or add to your jobs.)
Job Summary:
Role Number:
200657354-0505 Summary Do you have a passion for crafting entirely new solutions? As part of our Digital Design Engineering group, you'll take imaginative and revolutionary ideas and determine how to turn them into reality! You and your team will apply engineering fundamentals and start from scratch if needed, bringing forward-thinking ideas to the real world. Join us, and you'll help design the tools that allow us to bring customers experiences they've never before envisioned. You will be part of an exciting silicon design group that is responsible for designing state-of-the-art ASICs. We have an extraordinary opportunity for Digital Layout Designers! In this highly visible role, you will be a member of Apple's custom layout team, working on the latest technology nodes to create extraordinary custom digital macros, libraries, etc. This is a fast paced work environment with endless learning opportunities working in the design team with members of integration, CAD, circuit and technology engineering. Description Imagine yourself at the center of our SOC design effort, collaborating with all fields, playing a strategic role of getting functional products to millions of customers quickly. You will have the opportunity to integrate and come-up with new ideas, as well as work with a team of hardworking engineers. As a member of the layout team of the microprocessor group, you will be responsible to deliver PDV clean layout, including the following: Designing complex custom layout for digital circuits in deep SubMicron CMOS technologies. Reviewing and analyzing floorplans and complex circuits with circuit designers. Running a complete set of layout design verification tools available on megacells completed. Working with the circuit design team to plan, schedule work and negotiate layout tradeoffs as needed. Interpretation of LVS, DRC and ERC report to find the fastest way to complete layouts. Exceed engineering specifications and expectations. Use advanced CAD tools, mask design knowledge to layout corrections and robust physical design representation of circuits. Minimum Qualifications Bachelors degree in relevant field of study + 3 years of relevant experience Preferred Qualifications We are looking for applicants experience in custom layout design of deep SubMicron CMOS circuits. High level proficiency in layout floorplanning, standard cell planning and hierarchical layout assembly. Good understanding of issues with RC delay, electromigration, self heating and cross capacitance. Recognize failure prone layout structures, dedicatedly work with designers for the best approach to problems. Excellent communication skills and able to work with multi-functional teams. Great skills on interpretation of CALIBRE DRC, ERC, LVS, etc. reports. Knowledge of MENTOR GRAPHICS or CADENCE layout tools Scripting skills in CSH, PERL or SKILL are considered a plus, but not required. Experience in layout automation is considered a plus, but not required. Experience in memory compiler development is considered a plus, but not required. Experience designing low noise, low power datapaths or Memory layout structures, etc. Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (
Job Classification:
Electronics Engineers, Except Computer Access our statewide or regional occupation report for more information about wages, employment outlooks, skills, training programs, related occupations, and more. Compensation
Salary:
Not Provided Job Requirements
Experience Required:
 See Job Summary
Education Required:
None
Minimum Age:
N/A Gender:
N/A

Similar remote jobs

Similar jobs in Beaverton, OR

Similar jobs in Oregon