Senior Physical Design Engineer
Job
E-Space
Saratoga, CA (In Person)
$170,000 Salary, Full-Time
Review key factors to help you decide if the role fits your goals.
Pay Growth
?
out of 5
Not enough data
Not enough info to score pay or growth
Job Security
?
out of 5
Not enough data
Calculating job security score...
Total Score
82
out of 100
Average of individual scores
Skill Insights
Compare your current skills to what this opportunity needs—we'll show you what you already have and what could strengthen your application.
Job Description
Saratoga, CA E-Space US
- Engineering & Operations / Full-Time / On-Site Ready to make connectivity from space universally accessible, secure and actionable?
WHAT YOU WILL BE DOING
Lead physical design implementation from floorplanning through GDSII sign-off for complex SoC blocks and full-chip designs Perform floorplanning, power planning, placement, clock tree synthesis (CTS), and routing Drive physical design closure meeting PPA (Power, Performance, Area) targets across all design corners Collaborate with the STA team to analyze and resolve timing violations through ECO-driven optimization Conduct and resolve physical verification (DRC, LVS, ERC) issues in partnership with the signoff team Develop and maintain physical design scripts, flows, and automation in Tcl/Python Work with foundry process design kits (PDKs) and ensure design rule compliance on advanced nodes Support integration of hard macros, memory compilers, and analog IP into top-level designs Analyze and optimize signal integrity, including crosstalk and noise effects Contribute to physical design methodology development and mentor junior engineersWHAT YOU BRING TO THIS ROLE
Minimum 8+ years of experience in physical design of complex digital ASICs or SoCs Deep expertise in Cadence Innovus, with broad familiarity with other P&R tools such as Synopsys ICC2 Strong experience in floorplanning, power planning, placement, CTS, and routing for multi-million gate designs Deep knowledge of timing-driven physical design and working with STA engineers for timing closure Experience with physical verification tools (Mentor Calibre, Synopsys ICV) and DRC/LVS debug Proficiency in scripting (Tcl, Python) for flow development and automation Solid understanding of low-power design techniques (clock gating, power domains, UPF/CPF) Experience with advanced process nodes and associated PDK constraints Strong problem-solving skills and attention to detail in a deadline-driven environmentBONUS POINTS
Experience with 7nm or sub-7nm process nodes Exposure to custom digital or mixed-signal IC physical design Familiarity with signal integrity analysis tools and methodology Experience with hierarchical physical design flows for very large SoCs Background in satellite, 5G, or IoT chip design This is a full time, exempt position, based out of our Saratoga office. The target base pay for this position is $120,000- $220,000 annually.
- then we'll be immediately wow-ed.
E-Space:
An opportunity to really make a difference Sustainability at our core Fair and honest workplace Innovative thinking is encouraged Competitive salaries Continuous learning and development Health and wellness care options Financial solutions for the future Optional legal services (US only) Paid holidays Paid time off We may use artificial intelligence (AI) tools to support parts of the hiring process, such as reviewing applications, analyzing resumes, or assessing responses. These tools assist our recruitment team but do not replace human judgment. Final hiring decisions are ultimately made by humans. If you would like more information about how your data is processed, please contact us. Senior Physical Design Engineer 2.0 2.0 out of 5 stars Saratoga, CA $120,000- $220,000 a year
- Full-time E-Space 3 reviews $120,000
- $220,000 a year
- Full-time Saratoga, CA E-Space US
- Engineering & Operations / Full-Time / On-Site Ready to make connectivity from space universally accessible, secure and actionable?
WHAT YOU WILL BE DOING
Lead physical design implementation from floorplanning through GDSII sign-off for complex SoC blocks and full-chip designs Perform floorplanning, power planning, placement, clock tree synthesis (CTS), and routing Drive physical design closure meeting PPA (Power, Performance, Area) targets across all design corners Collaborate with the STA team to analyze and resolve timing violations through ECO-driven optimization Conduct and resolve physical verification (DRC, LVS, ERC) issues in partnership with the signoff team Develop and maintain physical design scripts, flows, and automation in Tcl/Python Work with foundry process design kits (PDKs) and ensure design rule compliance on advanced nodes Support integration of hard macros, memory compilers, and analog IP into top-level designs Analyze and optimize signal integrity, including crosstalk and noise effects Contribute to physical design methodology development and mentor junior engineersWHAT YOU BRING TO THIS ROLE
Minimum 8+ years of experience in physical design of complex digital ASICs or SoCs Deep expertise in Cadence Innovus, with broad familiarity with other P&R tools such as Synopsys ICC2 Strong experience in floorplanning, power planning, placement, CTS, and routing for multi-million gate designs Deep knowledge of timing-driven physical design and working with STA engineers for timing closure Experience with physical verification tools (Mentor Calibre, Synopsys ICV) and DRC/LVS debug Proficiency in scripting (Tcl, Python) for flow development and automation Solid understanding of low-power design techniques (clock gating, power domains, UPF/CPF) Experience with advanced process nodes and associated PDK constraints Strong problem-solving skills and attention to detail in a deadline-driven environmentBONUS POINTS
Experience with 7nm or sub-7nm process nodes Exposure to custom digital or mixed-signal IC physical design Familiarity with signal integrity analysis tools and methodology Experience with hierarchical physical design flows for very large SoCs Background in satellite, 5G, or IoT chip design This is a full time, exempt position, based out of our Saratoga office. The target base pay for this position is $120,000- $220,000 annually.
- then we'll be immediately wow-ed.
E-Space:
An opportunity to really make a difference Sustainability at our core Fair and honest workplace Innovative thinking is encouraged Competitive salaries Continuous learning and development Health and wellness care options Financial solutions for the future Optional legal services (US only) Paid holidays Paid time off We may use artificial intelligence (AI) tools to support parts of the hiring process, such as reviewing applications, analyzing resumes, or assessing responses. These tools assist our recruitment team but do not replace human judgment. Final hiring decisions are ultimately made by humans. If you would like more information about how your data is processed, please contact us.Similar remote jobs
Volkswagen Group DE
Ashburn, VA
Posted2 days ago
Updated1 day ago
Similar jobs in Saratoga, CA
Apex Endodontics & Implantology Specialists
Saratoga, CA
Posted3 days ago
Updated2 days ago