Chip Lead / Physical Design Director
Job
Cadence Design Systems, Inc.
Austin, TX (In Person)
Full-Time
Review key factors to help you decide if the role fits your goals.
Pay Growth
?
out of 5
Not enough data
Not enough info to score pay or growth
Job Security
?
out of 5
Not enough data
Calculating job security score...
Total Score
83
out of 100
Average of individual scores
Skill Insights
Compare your current skills to what this opportunity needs—we'll show you what you already have and what could strengthen your application.
Job Description
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. We are excited to welcome highly talented Physical Design Architects and Chip Leads to join our Cadence Performance Solutions Group (PSG). Working at Cadence means collaborating with some of the industry's brightest minds and driving innovation for the world's most advanced companies. Through Cadence's tools, emulation hardware, and IP products, we have supported a diverse range of customers. Enabling products in data centers, advanced driver-assistance system (ADAS) automotive and physical AI, and cutting-edge artificial intelligence verticals. As an expert Physical Design Architect, you will engage directly with our leading-edge customers to deliver differentiated RTL-to-GDS services in advanced FinFET nodes. You will lead a talented Physical Design team with the goal of not only meeting but exceeding customers' demanding Performance, Power, Area, and Schedule (PPAS) targets. At Cadence, our customers are at the heart of everything we do, and talented leaders like you are essential to turning this passion into tangible results. Key Responsibilities Serve as the technical leader for Physical Design and Design for Test teams, driving complex customer SoC projects from RTL or Netlist to GDS. These critical SoCs are targeted for markets such as data centers, automotive, and artificial intelligence. Work directly with customers throughout engagements, from initiation to final GDS delivery, taking ownership of technical decisions, design trade-offs, and innovative problem solving to achieve customer PPA and schedule requirements. Guide customers in selecting the appropriate foundry/node, library, and memory compiler, and establish sign-off criteria to ensure the best features versus cost trade-offs. Collaborate with internal Cadence teams to deliver technical presentations and promote internal AI initiatives to improve quality and efficiency. Work closely with customer or internal RTL/Synthesis teams to ensure that key metrics are achieved efficiently prior to the physical design execution phase gate. Partner with Cadence tools R D to enhance tools and methodologies to meet and surpass customer requirements. Document and share best practices and lessons learned from ongoing and completed projects to improve efficiency, success rates, and AI adoption in future programs Job Requirements Fifteen or more years of industry experience in Physical Design. Bachelor's degree in Computer Science/Engineering, Electrical Engineering, or a related field. Strong knowledge of Digital Design Fundamentals, Semiconductor fundamentals, and Static Timing Analysis (including timing constraints). Experience with IC digital implementation flows and backend EDA tools, including Place and Route, Clock Tree Synthesis, IR Drop analysis, backend design timing, and power closure. Demonstrated experience in complete design closure for chip top-level projects. Expertise in PPA optimization, including driving trade-offs between performance, power, and area to meet aggressive design requirements. Experience with advanced nodes at 7nm and below. Proficiency in scripting languages such as Tcl, Perl, or Python is essential. Strong customer-facing communication and problem-solving skills. Personal drive for continuous learning and expanding professional skill sets. Experience in building strong technical relationships with internal stakeholders, including RTL, DFT, CAD, and Library teams. Preferred Qualifications Master's degree in Computer Science/Engineering, Electrical Engineering, or a related field. Prior experience with IC digital implementation flows and front-end EDA tools, including Synthesis, DFT, and Logical Equivalence Checking. Experience with Cadence tools such as Genus, Innovus, Conformal, Tempus, Modus, Voltus, or with similar tools like ICC, ICC2, DC, or Primetime is highly desired. Experience with advanced nodes at 5nm and below. Domain expertise in CPUs, GPUs, AI Engines, Networks on Chip (NoCs), or high-speed interfaces. Experience with 3D IC design is a significant plus. We're doing work that matters. Help us solve what others can't.
Additional Jobs Equal Employment Opportunity Policy:
Cadence is committed to equal employment opportunity throughout all levels of the organization. Read the policy(opens in a new tab) We welcome your interest in the company and want to make sure our job site is accessible to all. If you experience difficulty using this site or to request a reasonable accommodation, please contact staffing@cadence.com.Privacy Policy:
Job Applicant If you are a job seeker creating a profile using our careers website, please see the privacy policy(opens in a new tab). E-Verify Cadence participates in the E-Verify program in certain U.S. locations as required by law. Download More Information on E-Verify (64K) Cadence plays a critical role in creating the technologies that modern life depends on. We are a global electronic design automation company, providing software, hardware, and intellectual property to design advanced semiconductor chips that enable our customers create revolutionary products and experiences. Thanks to the outstanding caliber of the Cadence team and the empowering culture that we have cultivated for over 25 years, Cadence continues to be recognized by Fortune Magazine as one of the 100 Best Companies to Work For. Our shared passion for solving the world's toughest technical challenges, our dedication to pushing the limits of the industry, and our drive to do meaningful work differentiates the people of Cadence. Cadence is proud to be an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to race, color, sex, age, national origin, religion, sexual orientation, gender identity, status as a veteran, basis of disability, or any other protected class.Similar remote jobs
Volkswagen Group DE
Ashburn, VA
Posted2 days ago
Updated23 hours ago
Similar jobs in Austin, TX
Neos Consulting
Austin, TX
Posted2 days ago
Updated23 hours ago
Similar jobs in Texas
Baylor Scott & White Health
Dallas, TX
Posted2 days ago
Updated23 hours ago
Waller Independent School District
Waller, TX
Posted2 days ago
Updated23 hours ago
U473 (FCRS = US473) Novartis Gene Therapies
Denton, TX
Posted2 days ago
Updated23 hours ago
Aya Healthcare
Humble, TX
Posted2 days ago
Updated23 hours ago