Electrical Engineering – Cleared Contractor – L5 Position Available In Camden, New Jersey

Tallo's Job Summary: This job listing has been recently added. Tallo will add a summary here for this job shortly.

Company:
Dhara Consulting Group
Salary:
JobFull-timeOnsite

Job Description

Electrical Engineering•Cleared Contractor•L5

Dhara Consulting Group Camden, NJ Job Details Contract Estimated:

$129K•$187K a year 1 hour ago Qualifications TCP Doctoral degree FPGA Bachelor of Science R Mid-level 3 years Master’s degree Algorithms OOP C++ SoC Bachelor’s degree Doctor of Philosophy Ethernet SDKs Engineering Technology TCP/IP Earned value management Full Job Description Today Intel Agency (NSA, CIA, FBI, etc) Unspecified Unspecified Engineering•Electrical Camden, NJ (ON-SITE/OFFICE)

Description:

Reporting to the Manager, Engineering (ASIC/FPGA), the Senior Member of Engineering Staff (SMES) will be part of the key design team, responsible for the delivery of FPGAs for defense applications. S/he will architect, implement FPGA design, with hands on design/debug with primarily Ethernet, I2C, SPI, AXI protocols. L3Harris has state-of-the-art EDA flows/methodologies including

Mentor EDA:

Simulator Questa Prime, Verification IP (QVIPs), UVM framework, Clock Domain Crossing (CDC), Reset Domain Crossing (RDC), Questa Lint, Synopsys (DC/Primetime/Synplify), Xilinx/Intel/Microchip EDA (Vivado/Libero/Quartus). We are a learning organization and have the capability to target all FPGA vendors and have ASIC front end capability, with mature design processes. This is a high impact role in the organization to ensure robust quality and delivery of communication products for National Security.

Essential Functions:

Derive FPGA design specifications from system requirements Develop detailed FPGA architecture for implementation Implement design in RTL (VHDL) and perform module level simulations Perform Synthesis, Place and Route (PAR) and Static Timing Analysis (STA) Perform RTL quality using: Lint, Reset Domain Crossing (RDC), Clock Domain Crossing (CDC) , Static Formal EDA Generate verification test plans and perform End to End Simulations Support Board, FPGA bring up Validate design through HW/SW integration test with test equipment Support product collateral for NSA certification

Qualifications:

Bachelor of Science (BS)•Four year degree or Masters (MS) or PhD from an accredited course of study in engineering, engineering technology (chemistry, physics, mathematics, data science, or Electrical/Electronics/Computer Engineering/Computer Science) 3-5+ years’ experience designing FPGA products with VHDL Experience with Xilinx FPGAs and Vivado Experience with Revision control system Experience with Earned Value Management (EVM) Good written, verbal, and presentation skills

Active DoD Security Clearance Preferred Additional Skills:

Experience with mapping algorithms to architecture Experience in C++ (OOP) Experience with any of protocols : Ethernet, TCP/IP, PCIe, NVMe, USB Experience with Xilinx SoC design with SDKs and PetaLinux OS Experience with High-Level Synthesis (HLS) with

Vivado HLX or Mentor Catapult Attachments Name Additional Details Minimum Education Required :

BA/BS•

Bachelors Degree Security Clearance Level Required :

Secret

GROUP ID

indony R Recruiter APPLY NOW

Other jobs in Camden

Other jobs in New Jersey

Start charting your path today.

Connect with real educational and career-related opportunities.

Get Started